Omslagsbild från Amazon
Bild från Amazon.com

Nano-CMOS design for manufacturability : robust circuit and physical design for sub-65 nm technology nodes / Ban Wong ...

Medverkande: Wong, Ban P, 1953-.
Materialtyp: materialTypeLabelBokFörläggare: Hoboken, NJ : Wiley, c2009Beskrivning: xv, 385 p. : ill. ; 25 cm.ISBN: 9780470112809 (cloth); 0-470-11280-8 (cloth).Ämnen: Integrerade kretsar | Nanoteknik | Integrated circuits | NanotechnologyOther classification: H01L Online-resurser: Publisher description | Table of contents only
Innehåll:
1. Introduction.1.1 DFM - Value proposition.1.2 Deficiencies in Boolean-based Design Rules in the sub-wavelength regime [6].1.3 Impact of Variability on Yield and Performance.1.4 The industry challenge - disappearing process window.1.5 Mobility enhancement techniques - a new source of variability induced by design process interaction.1.6 Design dependency of chip surface topology.1.7 Newly exacerbated narrow width effect in nano-CMOS nodes.1.8 Well proximity effect.1.9 Scaling beyond 65nm drives the need for model based DFM solutions.1.10 Summary.PART 1: NEWLY EXACERBATED EFFECTS.2. Lithography related Aspects of DFM.2.1 Economic motivations for DFM.2.2 Lithographic tools and techniques for advanced technology nodes.2.3 Lithography limited yield.2.4 Lithography driven DFM Solutions.3. Interaction of layout with transistor performance and stress engineering techniques.3.1 Introduction.3.2 Impact of stress on transistor performance.3.3 Stress propagation.3.4 Stress sources.3.5 Introducing stress into transistors.PART 2: DESIGN SOLUTIONS.4. Signal and Power Integrity.4.1 Introduction.4.2 Interconnect Resistance, Capacitance and Inductance.4.3 Inductance Effects on Interconnect.5. Analog and Mixed Signal Circuit Design for Yield and Manufacturability.5.1 Introduction.5.2 Guidelines.5.3 Device Selection.5.4 Device Size Heart Beat.5.5 Device Matching.5.6 Design Guidelines.5.7 Layout Guidelines.5.8 Test.6. Design for Variability, Performance and Yield.6.1 Introduction.6.2 Impact of variations (introduced by both process and circuit operation) on the design.6.3 Some Parametric Fluctuations with new implications for design .6.4 Process Variations in Interconnects.6.5 Impact of Deep Sub-Micron Integration in SRAMs.6.6 Impact of Layout Styles on Manufacturability, Yield and Scalability.6.7 Design for variations.6.8 Summary.PART 3: THE ROAD TO DFM.7. Nano-CMOS design tools: Beyond model-based analysis and correction.7.1 Introduction.7.2 Electrical Design for Manufacturability (DFM).7.3 Criticality Aware DFM.7.4 On Guardbands, Statistics, and Gaps.7.5 Opportunistic Mindsets.7.6 Futures at o 45nm .7.7 Summary.7.8 References.
Listor som exemplaret finns i: Enhet A | Enhet A 231004
Taggar från det här biblioteket: Den aktuella titeln har inga taggar från det här biblioteket. Logga in för att lägga till taggar.
Betyg
    Medelbetyg: 0.0 (0 röster)
Bestånd
Exemplartyp Aktuellt bibliotek Avdelning Hyllsignatur Status Förfallodatum Streckkod Exemplarreservationer
Bok Bok Enhetsbiblioteken Enhet A ENH.A/A2 Nan (Liknande titlar(Öppnas nedan)) Tillgänglig 201785582318C
Antal reservationer: 0

Includes bibliographical references and index.

1. Introduction.1.1 DFM - Value proposition.1.2 Deficiencies in Boolean-based Design Rules in the sub-wavelength regime [6].1.3 Impact of Variability on Yield and Performance.1.4 The industry challenge - disappearing process window.1.5 Mobility enhancement techniques - a new source of variability induced by design process interaction.1.6 Design dependency of chip surface topology.1.7 Newly exacerbated narrow width effect in nano-CMOS nodes.1.8 Well proximity effect.1.9 Scaling beyond 65nm drives the need for model based DFM solutions.1.10 Summary.PART 1: NEWLY EXACERBATED EFFECTS.2. Lithography related Aspects of DFM.2.1 Economic motivations for DFM.2.2 Lithographic tools and techniques for advanced technology nodes.2.3 Lithography limited yield.2.4 Lithography driven DFM Solutions.3. Interaction of layout with transistor performance and stress engineering techniques.3.1 Introduction.3.2 Impact of stress on transistor performance.3.3 Stress propagation.3.4 Stress sources.3.5 Introducing stress into transistors.PART 2: DESIGN SOLUTIONS.4. Signal and Power Integrity.4.1 Introduction.4.2 Interconnect Resistance, Capacitance and Inductance.4.3 Inductance Effects on Interconnect.5. Analog and Mixed Signal Circuit Design for Yield and Manufacturability.5.1 Introduction.5.2 Guidelines.5.3 Device Selection.5.4 Device Size Heart Beat.5.5 Device Matching.5.6 Design Guidelines.5.7 Layout Guidelines.5.8 Test.6. Design for Variability, Performance and Yield.6.1 Introduction.6.2 Impact of variations (introduced by both process and circuit operation) on the design.6.3 Some Parametric Fluctuations with new implications for design .6.4 Process Variations in Interconnects.6.5 Impact of Deep Sub-Micron Integration in SRAMs.6.6 Impact of Layout Styles on Manufacturability, Yield and Scalability.6.7 Design for variations.6.8 Summary.PART 3: THE ROAD TO DFM.7. Nano-CMOS design tools: Beyond model-based analysis and correction.7.1 Introduction.7.2 Electrical Design for Manufacturability (DFM).7.3 Criticality Aware DFM.7.4 On Guardbands, Statistics, and Gaps.7.5 Opportunistic Mindsets.7.6 Futures at o 45nm .7.7 Summary.7.8 References.

Det finns inga kommentarer om exemplaret.

för att skicka en kommentar.

Teknik från Koha